High-performance CMOS variability in the 65-nm regime and beyond K Bernstein, DJ Frank, AE Gattiker, W Haensch, BL Ji, SR Nassif, ... IBM journal of research and development 50 (4.5), 433-449, 2006 | 710 | 2006 |
Modeling and analysis of manufacturing variations SR Nassif Proceedings of the IEEE 2001 Custom Integrated Circuits Conference (Cat. No …, 2001 | 558 | 2001 |
Mixture importance sampling and its application to the analysis of SRAM designs in the presence of rare failure events R Kanj, R Joshi, S Nassif Proceedings of the 43rd annual Design Automation Conference, 69-72, 2006 | 417 | 2006 |
Full chip leakage estimation considering power supply and temperature variations H Su, F Liu, A Devgan, E Acar, S Nassif Proceedings of the 2003 international symposium on Low power electronics and …, 2003 | 354 | 2003 |
A multigrid-like technique for power grid analysis JN Kozhaya, SR Nassif, FN Najm IEEE Transactions on Computer-Aided Design of Integrated Circuits and …, 2002 | 352 | 2002 |
Design for manufacturability and statistical design: a constructive approach M Orshansky, S Nassif, D Boning Springer Science & Business Media, 2007 | 309 | 2007 |
Delay variability: sources, impacts and trends S Nassif 2000 IEEE International Solid-State Circuits Conference. Digest of Technical …, 2000 | 308 | 2000 |
Design for variability in DSM technologies [deep submicron technologies] SR Nassif Proceedings IEEE 2000 First International Symposium on Quality Electronic …, 2000 | 299 | 2000 |
Power grid analysis benchmarks SR Nassif 2008 Asia and South Pacific Design Automation Conference, 376-381, 2008 | 267 | 2008 |
Reliable on-chip systems in the nano-era: Lessons learnt and future trends J Henkel, L Bauer, N Dutt, P Gupta, S Nassif, M Shafique, M Tahoori, ... Proceedings of the 50th Annual Design Automation Conference, 1-10, 2013 | 261 | 2013 |
Models of process variations in device and interconnect D Boning, S Nassif Design of high performance microprocessor circuits, 6, 2000 | 261 | 2000 |
Fast power grid simulation SR Nassif, JN Kozhaya Proceedings of the 37th Annual Design Automation Conference, 156-161, 2000 | 255 | 2000 |
Optimal decoupling capacitor sizing and placement for standard-cell layout designs H Su, SS Sapatnekar, SR Nassif IEEE Transactions on Computer-Aided Design of Integrated Circuits and …, 2003 | 249* | 2003 |
Benefits and costs of power-gating technique H Jiang, M Marek-Sadowska, SR Nassif 2005 International conference on computer design, 559-566, 2005 | 239 | 2005 |
Power grid analysis using random walks H Qian, SR Nassif, SS Sapatnekar IEEE Transactions on Computer-Aided Design of Integrated Circuits and …, 2005 | 216 | 2005 |
Random walks in a supply network H Qian, SR Nassif, SS Sapatnekar Proceedings of the 40th annual Design Automation Conference, 93-98, 2003 | 213 | 2003 |
Statistical analysis of SRAM cell stability K Agarwal, S Nassif Proceedings of the 43rd annual design automation conference, 57-62, 2006 | 203 | 2006 |
Characterizing process variation in nanometer CMOS K Agarwal, S Nassif Proceedings of the 44th annual Design Automation Conference, 396-399, 2007 | 192 | 2007 |
Modeling and forecasting of manufacturing variations (embedded tutorial) SR Nassif Proceedings of the 2001 Asia and South Pacific Design Automation Conference …, 2001 | 180 | 2001 |
Impact of interconnect variations on the clock skew of a gigahertz microprocessor Y Liu, SR Nassif, LT Pileggi, AJ Strojwas Proceedings of the 37th Annual Design Automation Conference, 168-171, 2000 | 180 | 2000 |