Pierre - Emmanuel GAILLARDON
Pierre - Emmanuel GAILLARDON
Associate Professor, University of Utah
Verifierad e-postadress på utah.edu - Startsida
TitelCiteras avÅr
Advances, challenges and opportunities in 3D CMOS sequential integration
P Batude, M Vinet, B Previtali, C Tabone, C Xu, J Mazurier, O Weber, ...
2011 International Electron Devices Meeting, 7.3. 1-7.3. 4, 2011
2112011
Polarity control in double-gate, gate-all-around vertically stacked silicon nanowire FETs
M De Marchi, D Sacchetto, S Frache, J Zhang, PE Gaillardon, Y Leblebici, ...
2012 International Electron Devices Meeting, 8.4. 1-8.4. 4, 2012
1762012
3-D sequential integration: A key enabling technology for heterogeneous co-integration of new function with CMOS
P Batude, T Ernst, J Arcamone, G Arndt, P Coudrain, PE Gaillardon
IEEE Journal on Emerging and Selected Topics in Circuits and Systems 2 (4 …, 2012
1762012
Majority-inverter graph: A novel data-structure and algorithms for efficient logic optimization
L Amarú, PE Gaillardon, G De Micheli
2014 51st ACM/EDAC/IEEE Design Automation Conference (DAC), 1-6, 2014
1152014
Can we go towards true 3-D architectures?
PE Gaillardon, H Ben-Jamaa, PH Morel, JP Noël, F Clermidy, I O'Connor
2011 48th ACM/EDAC/IEEE Design Automation Conference (DAC), 282-283, 2011
1012011
Majority-inverter graph: A new paradigm for logic optimization
L Amaru, PE Gaillardon, G De Micheli
IEEE Transactions on Computer-Aided Design of Integrated Circuits and …, 2015
862015
The programmable logic-in-memory (PLiM) computer
PE Gaillardon, L Amarú, A Siemon, E Linn, R Waser, A Chattopadhyay, ...
2016 Design, Automation & Test in Europe Conference & Exhibition (DATE), 427-432, 2016
792016
The EPFL combinational benchmark suite
L Amarú, PE Gaillardon, G De Micheli
Proceedings of the 24th International Workshop on Logic & Synthesis (IWLS), 2015
772015
Emerging technology-based design of primitives for hardware security
Y Bi, K Shamsi, JS Yuan, PE Gaillardon, GD Micheli, X Yin, XS Hu, ...
ACM Journal on Emerging Technologies in Computing Systems (JETC) 13 (1), 1-19, 2016
582016
Leveraging emerging technology for hardware security-case study on silicon nanowire fets and graphene symfets
Y Bi, PE Gaillardon, XS Hu, M Niemier, JS Yuan, Y Jin
2014 IEEE 23rd asian test symposium, 342-347, 2014
562014
Design and architectural assessment of 3-D resistive memory technologies in FPGAs
PE Gaillardon, D Sacchetto, GB Beneventi, MHB Jamaa, L Perniola, ...
IEEE Transactions on Nanotechnology 12 (1), 40-50, 2012
532012
Energy/reliability trade-offs in low-voltage ReRAM-based non-volatile flip-flop design
I Kazi, P Meinerzhagen, PE Gaillardon, D Sacchetto, Y Leblebici, A Burg, ...
IEEE Transactions on Circuits and Systems I: Regular Papers 61 (11), 3155-3164, 2014
512014
Configurable logic gates using polarity-controlled silicon nanowire gate-all-around FETs
M De Marchi, J Zhang, S Frache, D Sacchetto, PE Gaillardon, Y Leblebici, ...
IEEE electron device letters 35 (8), 880-882, 2014
512014
Top–down fabrication of gate-all-around vertically stacked silicon nanowire FETs with controllable polarity
M De Marchi, D Sacchetto, J Zhang, S Frache, PE Gaillardon, Y Leblebici, ...
IEEE Transactions on Nanotechnology 13 (6), 1029-1038, 2014
502014
Emerging memory technologies for reconfigurable routing in FPGA architecture
PE Gaillardon, MH Ben-Jamaa, GB Beneventi, F Clermidy, L Perniola
2010 17th IEEE International Conference on Electronics, Circuits and Systems …, 2010
482010
Fast logic synthesis for RRAM-based in-memory computing using majority-inverter graphs
S Shirinzadeh, M Soeken, PE Gaillardon, R Drechsler
2016 Design, Automation & Test in Europe Conference & Exhibition (DATE), 948-953, 2016
452016
Polarity-controllable silicon nanowire transistors with dual threshold voltages
J Zhang, M De Marchi, D Sacchetto, PE Gaillardon, Y Leblebici, ...
IEEE Transactions on Electron Devices 61 (11), 3654-3660, 2014
452014
Applications of multi-terminal memristive devices: a review
D Sacchetto, PE Gaillardon, M Zervas, S Carrara, G De Micheli, ...
IEEE Circuits and Systems Magazine 13 (2), 23-41, 2013
452013
New logic synthesis as nanotechnology enabler
L Amarú, PE Gaillardon, S Mitra, G De Micheli
Proceedings of the IEEE 103 (11), 2168-2195, 2015
422015
A Schottky-barrier silicon FinFET with 6.0 mV/dec subthreshold slope over 5 decades of current
J Zhang, M De Marchi, PE Gaillardon, G De Micheli
2014 IEEE International Electron Devices Meeting, 13.4. 1-13.4. 4, 2014
422014
Systemet kan inte utföra åtgärden just nu. Försök igen senare.
Artiklar 1–20